Hot Selling IC
Logo
Enter a Part Number:
AD6688-3000EBZ picture
Best Price NOW
Manufacturer / Brand: AD
Details: 135 MHz Quad IF Receiver IC
Series: AD6684
Quantity Available: Over 48780 pieces

Datasheet for AD6688-3000EBZ:

AD6688-3000EBZ datasheet
Price for AD6688-3000EBZ
Product Parameters
  • Manufacturer Part Number : AD6688-3000EBZ
  • Manufacturer : AD
  • Description : 135 MHz Quad IF Receiver IC
  • Series : AD6684
  • Reference Price : USD 0
  • Our Price : We have a better price, contact us by email
  • Product Type : Integrated/Special Purpose A/D Converters
  • Function : IF/RF Receivers
  • Current Suggest : Recommended for New Designs
  • Status : Production
  • ROHS Status : ROHS Compliant (Lead Free)
  • Package Type : Evaluation Board for AD6688
  • Pins : -
  • MFG Package Case : -
  • Part Type : EVAL
  • Standard Packing Type : -
  • Standard Packing Quantity : -
  • Working Temperature : -
  • Other Part Number : AD6688-3000EBZ
  • Shipping methods : DHL FEDEX UPS TNT
  • Delivery Time : Ship within 1 day.
  • Manufacturer Production time : 6-8 weeks (Normally have stocks)
  • Weight : 0.001KG

Contact us to check the best price and real time inventory quantity for AD6688-3000EBZ. If you need any more information about AD6688-3000EBZ, you can also send us by email. Our email is [email protected], we will reply you in 12 hours.

Request Quotation for AD6688-3000EBZ
Part Number (*) Quantity (*) Target Price ($)
Your Contact Information
Company(*) Country(*)
Name(*) Email(*)
Message:
ATTN: You can send us by email: [email protected] (We will reply quickly)
Related IC Components
Features and Benefits of AD6688-3000EBZ
  • JESD204B (Subclass 1) coded serial digital outputs
    • Lane rates up to 15 Gbps
  • 1.68 W total power at 500 MSPS
    • 420 mW per analog-to-digital converter (ADC) channel
  • SFDR = 82 dBFS at 305 MHz (1.8 V p-p input range)
  • SNR = 66.8 dBFS at 305 MHz (1.8 V p-p input range)
  • Noise density = −151.5 dBFS/Hz (1.8 V p-p input range)
  • Analog input buffer
  • On-chip dithering to improve small signal linearity
  • Flexible differential input range
    • 1.44 V p-p to 2.16 V p-p (1.80 V p-p nominal) 
  • 82 dB channel isolation/crosstalk
  • 0.975 V, 1.8 V, and 2.5 V dc supply operation

  • Noise shaping requantizer (NSR) option for main receiver
  • Variable dynamic range (VDR) option for digital 
    • predistortion (DPD)
  • 4 integrated wideband digital downconverters (DDCs)
    • 48-bit numerically controlled oscillator (NCO), up to 4 cascaded half-band filters
  • 1.4 GHz analog input full power bandwidth
  • Amplitude detect bits for efficient automatic gain control 
    • (AGC) implementation
  • Differential clock input
  • Integer clock divide by 1, 2, 4, or 8
  • On-chip temperature diode
  • Flexible JESD204B lane configurations
Product Detailed Description for AD6688-3000EBZ

The AD6684 is a 135 MHz bandwidth, quad intermediate frequency (IF) receiver. It consists of four 14-bit, 500 MSPS ADCs and various digital processing blocks consisting of four wideband DDCs, an NSR, and VDR monitoring. The device has an on-chip buffer and a sample-and-hold circuit designed for low power, small size, and ease of use. This device is designed to support communications applications. The analog full power bandwidth of the device is 1.4 GHz. 

The quad ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. The AD6684 is optimized for wide input bandwidth, excellent linearity, and low power in a small package. 

The analog inputs and clock signal input are differential. Each pair of ADC data outputs are internally connected to two DDCs through a crossbar mux. Each DDC consists of up to five cascaded signal processing stages: a 48-bit frequency translator, NCO, and up to four half-band decimation filters. 

Each ADC output is connected internally to an NSR block. The integrated NSR circuitry allows improved SNR performance in a smaller frequency band within the Nyquist bandwidth. The device supports two different output modes selectable via the serial port interface (SPI). With the NSR feature enabled, the outputs of the ADCs are processed such that the AD6684 supports enhanced SNR performance within a limited portion of the Nyquist bandwidth while maintaining a 9-bit output resolution. 

Each ADC output is also connected internally to a VDR block. This optional mode allows full dynamic range for defined input signals. Inputs that are within a defined mask (based on DPD applications) are passed unaltered. Inputs that violate this defined mask result in the reduction of the output resolution. 

With VDR, the dynamic range of the observation receiver is determined by a defined input frequency mask. For signals falling within the mask, the outputs are presented at the maximum resolution allowed. For signals exceeding defined power levels within this frequency mask, the output resolution is truncated. This mask is based on DPD applications andsupports tunable real IF sampling, and zero IF or complex IF receive architectures. 

Operation of the AD6684 in the DDC, NSR, and VDR modes is selectable via SPI-programmable profiles (the default mode is NSR at startup).

In addition to the DDC blocks, the AD6684 has several functions that simplify the AGC function in the communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect output bits of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition at the ADC input. 

Users can configure each pair of IF receiver outputs onto either one or two lanes of Subclass 1 JESD204B-based high speed serialized outputs, depending on the decimation ratio and the acceptable lane rate of the receiving logic device. Multiple device synchronization is supported through the SYSREF±, SYNCINB±AB, and SYNCINB±CD input pins. 

The AD6684 has flexible power-down options that allow significant power savings when desired. All of these features can be programmed using the 1.8 V capable, 3-wire SPI. 

The AD6684 is available in a Pb-free, 72-lead LFCSP and is specified over the −40°C to +105°C junction temperature range.

Product Highlights

  1. Low power consumption per channel.
  2. JESD204B lane rate support up to 15 Gbps.
  3. Wide full power bandwidth supports IF sampling of signals up to 1.4 GHz.
  4. Buffered inputs ease filter design and implementation.
  5. Four integrated wideband decimation filters and NCO blocks supporting multiband receivers.
  6. Programmable fast overrange detection.
  7. On-chip temperature diode for system thermal management.

Applications

  • Communications
  • Diversity multiband, multimode digital receivers 3G/4G, W-CDMA, GSM, LTE, LTE-A
  • HFC digital reverse path receivers
  • Digital predistortion observation paths
  • General-purpose software radios
Lifecycle information of AD6688-3000EBZ

This product has been released to the market. The data sheet contains all final specifications and operating conditions. For new designs, ADI recommends utilization of these products.

AD6688-3000EBZ More photos
  • QUALITY GUARANTEE
  • FAST DELIVERY
  • BEST PRICE
  • Stocking Distributor for All series AD IC
    Copyright © 2001-2020 BYCHIPS Limited
    bychips.com