- Manufacturer Part Number : AD9559BCPZ
- Manufacturer : AD
- Description : Dual PLL Quad Input Multiservice Line Card Adaptive Clock Translator IC
- Series : AD9559
- Reference Price : USD 15.408
- Our Price : We have a better price, contact us by email
- Product Type : Clock Generation & Distribution
- Function : Clock Synchronization
- Current Suggest : Recommended for New Designs
- Status : Production
- ROHS Status : ROHS Compliant (Lead Free)
- Package Type : 72-Lead LFCSP (10mm x 10mm w/ EP)
- Pins : 72
- MFG Package Case : CP-72-4
- Part Type : OTH
- Standard Packing Type : Tray
- Standard Packing Quantity : 168
- Working Temperature : -40 to 85C
- Other Part Number : AD9559BCPZ
- Shipping methods : DHL FEDEX UPS TNT
- Delivery Time : Ship within 1 day.
- Manufacturer Production time : 6-8 weeks (Normally have stocks)
- Weight : 0.001KG
Contact us to check the best price and real time inventory quantity for AD9559BCPZ. If you need any more information about AD9559BCPZ, you can also send us by email. Our email is [email protected], we will reply you in 12 hours.
- Supports GR-1244 Stratum 3 stability in holdover mode
- Supports smooth reference switchover with virtually
no disturbance on output phase - Supports Telcordia GR-253 jitter generation, transfer, and
tolerance for SONET/SDH up to OC-192 systems - Supports ITU-T G.8262 synchronous Ethernet slave clocks
- Supports ITU-T G.823, G.824, G.825, and G.8261
- Auto/manual holdover and reference switchover
- Adaptive clocking allows dynamic adjustment of feedback dividers
for use in OTN mapping/demapping applications - Dual digital PLL architecture with four reference inputs
(single-ended or differential) - 4x2 crosspoint allows any reference input to drive either PLL
- Input reference frequencies from 2 kHz to 1250 MHz
- Reference validation and frequency monitoring (2 ppm)
- See data sheet for additional features
The AD9559 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (SONET/SDH). The AD9559 generates an output clock synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9559 continuously generates a low jitter output clock even when all reference inputs have failed.
The AD9559 operates over an industrial temperature range of −40°C to +85°C. If a single DPLL version of this part is needed, refer to the AD9557.
Applications
- Network synchronization, including Synchronous Ethernet and OTN mapping/de-mapping
- Cleanup of reference clock jitter
- SONET/SDH clocks up to OC-192, including FEC
- Stratum 3 holdover, jitter cleanup, and phase transient control
- Wireless base station controllers
- Cable infrastructure
- Data communications
This product has been released to the market. The data sheet contains all final specifications and operating conditions. For new designs, ADI recommends utilization of these products.