- Manufacturer Part Number : HMC7044LP10BETR
- Manufacturer : AD
- Description : High Performance, 3.2 GHz, 14-Output Jitter Attenuator with JESD204B / JESD204C IC
- Series : HMC7044
- Reference Price : USD 0
- Our Price : We have a better price, contact us by email
- Product Type : Clock Generation & Distribution
- Function : Clock Generation Devices
- Current Suggest : Recommended for New Designs
- Status : Production
- ROHS Status : ROHS Compliant (Lead Free)
- Package Type : 68-Lead QFN (10mm x 10mm w/ EP)
- Pins : 68
- MFG Package Case : HCP-68-1
- Part Type : REEL
- Standard Packing Type : Reel
- Standard Packing Quantity : 500
- Working Temperature : -40 to 85C
- Other Part Number : HMC7044LP10BETR
- Shipping methods : DHL FEDEX UPS TNT
- Delivery Time : Ship within 1 day.
- Manufacturer Production time : 6-8 weeks (Normally have stocks)
- Weight : 0.001KG
Contact us to check the best price and real time inventory quantity for HMC7044LP10BETR. If you need any more information about HMC7044LP10BETR, you can also send us by email. Our email is [email protected], we will reply you in 12 hours.
The HMC7044 is a high performance, dual-loop, integer-N jitter attenuator capable of performing reference selection and generation of ultralow phase noise frequencies for high speed data converters with either parallel or serial (JESD204B/JESD204C type) interfaces. The HMC7044 features two integer mode PLLs and overlapping on-chip VCOs that are SPI-selectable with wide tuning ranges around 2.5 GHz and 3 GHz, respectively. The device is designed to meet the requirements of GSM and LTE base station designs, and offers a wide range of clock management and distribution features to simplify baseband and radio card clock tree designs. The HMC7044 provides 14 low noise and configurable outputs to offer flexibility in interfacing with many different components including data converters, field-programmable gate arrays (FPGAs), and mixer local oscillators (LOs).
The DCLK and SYSREF clock outputs of the HMC7044 can be configured to support signaling standards, such as CML, LVDS, LVPECL, and LVCMOS, and different bias settings to offset varying board insertion losses.
Applications
- JESD204B/JESD204C clock generation
- Cellular infrastructure (multicarrier GSM, LTE, W-CDMA)
- Data converter clocking
- Microwave baseband cards
- Phase array reference distribution
This product has been released to the market. The data sheet contains all final specifications and operating conditions. For new designs, ADI recommends utilization of these products.